LHC clock conditioning circuit for AFP trigger module
| dc.contributor.author | Georgiev, Vjačeslav | |
| dc.contributor.author | Zich, Jan | |
| dc.date.accessioned | 2021-01-11T11:00:20Z | |
| dc.date.available | 2021-01-11T11:00:20Z | |
| dc.date.issued | 2020 | |
| dc.description.abstract-translated | The timing and synchronisation of the detectors in particle physics play the key role due to the high event rates at particle accelerators. The trigger module in ATLAS Forward Physics project selects the events from time of flight d etector belonging to the proton bunch. As the time position of the proton bunch is the same within each Large Hadron Collider period, from the clock conditioning circuit (CCC) can be derived the qualification signal for the trigger module input signals. The further processing of these events in trigger module is allowed by the CCC qualification. High speed delay line integrated circuits together with the logic gates and FPGA based controller were used for the realization of the CCC. This paper describes the design, construction and test procedure of the CCC. | en |
| dc.format | 4 s. | cs |
| dc.format.mimetype | application/pdf | |
| dc.identifier.citation | GEORGIEV, V., ZICH, J. LHC clock conditioning circuit for AFP trigger module. In: International Conference on Applied Electronics (AE 2020) : /proceedings/. Pilsen: University of West Bohemia, 2020. s. 187-190. ISBN 978-80-261-0891-7 , ISSN 1803-7232. | cs |
| dc.identifier.doi | 10.23919/AE49394.2020.9232817 | |
| dc.identifier.isbn | 978-80-261-0891-7 | |
| dc.identifier.issn | 1803-7232 | |
| dc.identifier.obd | 43930407 | |
| dc.identifier.uri | 2-s2.0-85096361046 | |
| dc.identifier.uri | http://hdl.handle.net/11025/42396 | |
| dc.language.iso | en | en |
| dc.project.ID | EF16_019/0000766/Inženýrské aplikace fyziky mikrosvěta | cs |
| dc.project.ID | LM2015058/Výzkumná infrastruktura pro experimenty CERN | cs |
| dc.project.ID | 90058/Velká výzkumná infrastruktura povinnost (J) - CERN-CZ | cs |
| dc.project.ID | LTT17018/Získávání nových poznatků o mikrosvětě v infrastruktuře CERN | cs |
| dc.publisher | University of West Bohemia | en |
| dc.relation.ispartofseries | International Conference on Applied Electronics (AE 2020) : /proceedings/ | en |
| dc.rights | © University of West Bohemia in Pilsen | en |
| dc.rights.access | openAccess | en |
| dc.subject.translated | CERN, delay lines | en |
| dc.subject.translated | high energy physics | en |
| dc.subject.translated | LHC | en |
| dc.subject.translated | particle accelerator | en |
| dc.subject.translated | clock conditioning, physical instrumentation | en |
| dc.subject.translated | synchronization | en |
| dc.subject.translated | rad-hard | en |
| dc.title | LHC clock conditioning circuit for AFP trigger module | en |
| dc.type | konferenční příspěvek | cs |
| dc.type | conferenceObject | en |
| dc.type.status | Peer-reviewed | en |
| dc.type.version | publishedVersion | en |